H - Electricity – 04 – L
Patent
H - Electricity
04
L
354/104, 328/87
H04L 7/04 (2006.01) G06F 13/42 (2006.01) H04L 25/45 (2006.01) H04L 25/49 (2006.01)
Patent
CA 1204514
Abstract An interface circuit for coupling a parallel data device to a serial data channel over which Manchester- type codes are transmitted. In the interface circuit, an efficient and reliable Manchester decoder comprising a flip-flop an exclusive-or gate and at least one delay line separates the data and clocking signals. The serial data signals are clocked into a serial register under control of the external clocking signals from the channel. A carrier detector enables the serial register only when valid information signals are present. A parallel data register receives in parallel the data from the serial data register. To get in phase the external clocking signals with the internal clock source, an internal clock synchronizing circuit recycles the internal clock source upon the occurrence of a synchronizing character that is transmitted over the serial data channel. In this fashion, the internal operations of the parallel data transfers are in phase, but isolated from the external clocking signals so that in the event that the external clocking signals become corrupted due to noise or simultaneous transmissions of information signals by different devices, the internal parallel transfer operations may continue freely without disruption.
427591
Buzynski John E.
Giggi Robert
Stewart Robert E.
Digital Equipment Corporation
Smart & Biggar
LandOfFree
Interface for serial data communications link does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Interface for serial data communications link, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Interface for serial data communications link will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-1183206