Cmos to ecl interface circuit

H - Electricity – 03 – K

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

328/128

H03K 19/094 (2006.01) H03K 19/0185 (2006.01)

Patent

CA 1262175

CMOS TO ECL INTERFACE CIRCUIT Abstract of the Disclosure The circuits of the present invention convert CMOS logic levels to corresponding ECL logic levels to permit the coupling of CMOS and ECL circuits. One preferred circuit embodiment is comprised of three p- channel transistors and one n-channel transistor. The first p-transistor has its source connected to a reference potential, such as ground, and its drain electrode connected to the source of the second p- transistor. The drain and the gate of the second p- transistor are connected together to an output termi- nal. The drain of the third p-transistor is connected to the output terminal. The gate and the source of the third p-transistor are connected to the drain of the n-transistor. The source of the n-transistor is connected to a CMOS compatible potential source. The CMOS logic level signal is coupled to the gate of the first p-transistor and the gate of the n-transistor. The output terminal is connected to an ECL compatible potential source via a termination resistor. Two other circuit embodiments are disclosed which provide for non-inverted and inverted outputs.

521463

LandOfFree

Say what you really think

Search LandOfFree.com for Canadian inventors and patents. Rate them and share your experience with other people.

Rating

Cmos to ecl interface circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Cmos to ecl interface circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Cmos to ecl interface circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFCA-PAI-O-1303315

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.