G - Physics – 06 – F
Patent
G - Physics
06
F
G06F 12/08 (2006.01) G06F 13/16 (2006.01)
Patent
CA 2108618
ABSTRACT CACHE SNOOP REDUCTION AND LATENCY PREVENTION APPARATUS A method and apparatus for reducing the snooping requirements of a cache system and for reducing latency problems in a cache system. When a snoop access occurs to the cache, and if snoop control logic determines that the previous snoop access involved the same memory location line, then the snoop control logic does not direct the cache to snoop this subsequent access. This eases the snooping burden of the cache and thus increases the efficiency of the processor working out of the cache during this time. When a multilevel cache system is implemented, the snoop control logic directs the cache to snoop certain subsequent accesses to a previously snooped line in order to prevent cache coherency problems from arising. Latency reduction logic which reduces latency problems in the snooping operation of the cache is also included. After every processor read that is transmitted beyond the cache, i.e., cache read misses, the logic gains control of the address inputs of the cache for snooping purposes. The cache no longer needs its address bus for the read cycle and thus the read operation continues unhindered. In addition, the cache is prepared for an upcoming snoop cycle.
Bonella Randy M.
Kelly Philip C.
Ramsey Jens K.
Stevens Jeffrey C.
Compaq Computer Corporation
Finlayson & Singlehurst
LandOfFree
Cache snoop reduction and latency prevention apparatus does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Cache snoop reduction and latency prevention apparatus, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Cache snoop reduction and latency prevention apparatus will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-1705140