H - Electricity – 03 – D
Patent
H - Electricity
03
D
H03D 3/02 (2006.01) H04L 7/02 (2006.01) H04L 7/027 (2006.01) H04L 7/033 (2006.01) H04L 25/06 (2006.01) H04L 27/233 (2006.01)
Patent
CA 2110826
A clock recovery circuit capable of outputting decision point data without causing any slip of a recovered clock in the case of operation in a continuous mode in a demodulator in which received signals are sampled by a fixed frequency clock to obtain the recovered clock and symbol data are demodulated by using this recovered clock. A shift register stores digital received signals obtained by an A/D conversion of quasi-coherent detection received signals, and a clock phase estimator calculates an estimated phase difference between an output value of a phase generator operated by the fixed frequency clock and a symbol clock of the received signals and outputs timing information and phase information of a decision point for discriminating the data of the received signals. An interpolator inputs the output signal of the clock phase estimator, takes in the digital received signals from the shift register and calculates decision point data by interpolation to output the same. The interpolator operates at the same cycle as the symbol clock on an average.
Gowling Lafleur Henderson Llp
Mitsubishi Denki Kabushiki Kaisha
LandOfFree
Clock recovery circuit of demodulator does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Clock recovery circuit of demodulator, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock recovery circuit of demodulator will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-1711477