Cmos lsi and vlsi chips having internal delay testing...

H - Electricity – 01 – L

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

352/36, 352/82,

H01L 27/10 (2006.01) G01R 31/28 (2006.01)

Patent

CA 1219368

ABSTRACT OF THE DISCLOSURE A CMOS LSI or VLSI integrated circuit chip includes a shift register circuit that provides internal delay testing capability. The shift register circuit is disposed around the periphery of the chip and includes a large number of serially connected stages. One mode of operation allows a data signal to pass through the shift register circuit at a speed limited only by the propagation delays associated with the individual stages thereof. In this mode of operation, one net inversion is introduced into the data path and the output of a final stage of the shift register circuit is coupled to the input of a first stage of the shift register circuit, thereby creating a ring oscillator. The period of oscillation of this ring oscillator represents a measure of the average propagation delay times associated with the various circuit elements employed within the LSI or VLSI circuitry. Such delay measurements can readily be made at any level of packaging or system operation.

439627

LandOfFree

Say what you really think

Search LandOfFree.com for Canadian inventors and patents. Rate them and share your experience with other people.

Rating

Cmos lsi and vlsi chips having internal delay testing... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Cmos lsi and vlsi chips having internal delay testing..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Cmos lsi and vlsi chips having internal delay testing... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFCA-PAI-O-1301790

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.