H - Electricity – 03 – K
Patent
H - Electricity
03
K
328/128
H03K 19/017 (2006.01) G11C 17/12 (2006.01) H03K 5/15 (2006.01) H03K 17/693 (2006.01) H03K 19/177 (2006.01)
Patent
CA 1298359
ABSTRACT Programmable logic array, multiplexer and memory array circuits utilizing the dynamic CMOS logic of the invention are capable of operating at speeds approximating twice that of similar circuits utilizing conventional dynamic CMOS logic. The circuit of the invention has an AND plane defined by a series of input columns and a series of rows, and has an OR plane defined by the series of rows and one or more output columns. Transistors are connected selectively between the input columns and the rows, and between the output columns and the rows. During one state of an external clock input to the circuit each of a series of inputs are placed on a respective one of the input columns, each of the output columns are precharged, and each of the rows is discharged. The shifting of the external clock input to the alternate state results in latching of the values on the input columns and in termination of the output column precharging and row discharging. Charge is then injected into each of the rows, and propagates through both the AND and OR planes while the external clock input is still in the alternate state. Unlike conventional two-plane dynamic CMOS logic circuits, there is no need for clocking circuitry intermediate of the two planes.
609627
Junkin Charles William
Nortel Networks Limited
LandOfFree
High-speed dynamic cmos circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High-speed dynamic cmos circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-speed dynamic cmos circuit will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-1176586