H - Electricity – 03 – K
Patent
H - Electricity
03
K
328/134, 328/137
H03K 17/30 (2006.01) H03K 19/0952 (2006.01)
Patent
CA 1286733
LOW POWER, HIGH NOISE MARGIN LOGIC GATES EMPLOYING ENHANCEMENT MODE SWITCHING FETS Abstract of the Disclosure A low power, high noise margin logic gate comprises: an input terminal, an output terminal, and first and second voltage supply terminals; an enhancement mode switching FET having a gate connected to the input terminal, a source and a drain; a load device connected between the drain of the switching FET and the first voltage supply terminal; a feedback device connected between the source of the switching FET and the second voltage supply terminal; a two terminal level shift device connected between the drain of the switching FET and the output terminal; and an enhancement mode pulldown FET having a gate connected to the source of the switching FET, a source connected to the second voltage supply terminal, and a drain connected to the output terminal. The logic gate as defined above operates as an invertor. The logic gate may further comprise one or more additional enhancement mode switching FETs, each having a drain connected to the load device, a source connected to the feedback device, and a gate connected to a corresponding input terminal. With the additional switching FETs and input terminals, the logic gate functions as a NOR gate.
591778
Junkin Charles William
Nortel Networks Limited
LandOfFree
Low power, high noise margin logic gates employing... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Low power, high noise margin logic gates employing..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low power, high noise margin logic gates employing... will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-1168994