H - Electricity – 01 – L
Patent
H - Electricity
01
L
356/123
H01L 21/24 (2006.01) H01L 21/033 (2006.01) H01L 21/321 (2006.01) H01L 21/336 (2006.01) H01L 21/768 (2006.01) H01L 21/8234 (2006.01) H01L 29/45 (2006.01)
Patent
CA 1139014
-1- ABSTRACT Portions of a doped silicon body 22 are covered with an oxide dielectric 26 leaving the active areas 25 on the silicon body exposed. A polysilicon layer 28 having a predetermined resistance characteristic is formed over the entire wafer surface followed by a layer of silicon nitride 30. Selected portions of the silicon nitride layer 30 are removed with the nitride remaining over the source/drain regions 36 of the active area and the locations of first level conductor runs 32. The exposed polysilicon 28 is converted to an oxide and the silicon nitride 30, covering the source/drain regions 36 and the first level conductor runs, is removed. The exposed polysilicon is doped forming source/drain diffusions 46 and first level conductors 32. An oxide dielectric 52 is formed over the wafer 20 and removed from the gate areas 56 followed by the formation of a thin gate dielectric 54. Finally the oxide 52 is removed at the interconnect work sites and second level conductors 58, 60 are formed. If desired, resistors are formed by allowing the nitride masking layer 30 to remain over selected portions of the polysilicon during the doping of the source/drain areas and first level conductors. Heeren 28
353736
Kirby Eades Gale Baker
Teletype Corporation
LandOfFree
Method of manufacturing a device in a silicon wafer does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing a device in a silicon wafer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing a device in a silicon wafer will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-141546