G - Physics – 06 – F
Patent
G - Physics
06
F
354/230.83, 354/
G06F 9/46 (2006.01) G06F 9/48 (2006.01)
Patent
CA 1225160
ABSTRACT A multi-level priority micro-interrupt controller for a micro-program controlled computer handles a plurality of interrupt signals at a plurality of levels of priority, wherein only one interrupt signal for each level of priority may be active at any moment. When an interrupt occurs which has a higher priority than that of the interrupt currently being handled, the control store address of the next instruct- tion to be executed is stacked and the interrupt handler subroutine for the higher priority interrupt is initiated. When an interrupt occurs which has a lower priority than that of the interrupt currently being handled, it is queued. After an interrupt has been handled, the stack is popped and execu- tion is resumed at the control store address at the top of the stack. The control store address of the interrupt handler subroutine for a particular interrupt is decoded from the interrupt signals in two parts, the second part also being used to control the branching to the interrupt handler subroutine.
468958
Concurrent Computer Corporation
Osler Hoskin & Harcourt Llp
LandOfFree
Multi-level priority micro-interrupt controller does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multi-level priority micro-interrupt controller, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-level priority micro-interrupt controller will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-1330247