Low power noise rejecting ttl to cmos input buffer

H - Electricity – 03 – K

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

H03K 19/0175 (2006.01) H03K 3/012 (2006.01) H03K 3/013 (2006.01) H03K 3/356 (2006.01)

Patent

CA 2089429

A low power, noise rejecting TTL-to-CMOS input buffer, without the use of a current consuming voltage reference, has the characteristic of recognizing a logic LOW as less than 0.8 volts and a logic HIGH as greater than 2.0 volts for DC TTL signals while drawing only leakage current from its Vcc power supply, and simultaneously possesses the characteristic of rejecting high-amplitude Vin noise. For an input signal rapidly rising from zero to three volts, the buffer output switches at an input signal level of approximately 2.5 volts; and for the input signal rapidly falling from 3 to zero volts, the buffer output switches at an input signal level of approximately 1.4 volts.

LandOfFree

Say what you really think

Search LandOfFree.com for Canadian inventors and patents. Rate them and share your experience with other people.

Rating

Low power noise rejecting ttl to cmos input buffer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low power noise rejecting ttl to cmos input buffer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low power noise rejecting ttl to cmos input buffer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFCA-PAI-O-2072519

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.