H - Electricity – 01 – L
Patent
H - Electricity
01
L
356/126
H01L 21/22 (2006.01) H01L 21/033 (2006.01) H01L 21/32 (2006.01) H01L 21/336 (2006.01) H01L 21/762 (2006.01)
Patent
CA 1142270
ABSTRACT A method of manufacturing devices in a semiconductor body of a first conductivity type. An oxygen impervious masking medium is placed on the body. Portions of the medium are removed to define field areas and field oxide is formed in the field areas. The surface of the silicon wafer is thereafter masked to define gate areas 26 and electrical contact areas. The exposed medium is removed and the exposed body areas doped to form interconnect runs and a source/drain region of a second conductivity type. An oxide is formed over the doped interconnect runs and source/drain regions of the wafer. The masking medium covering the contact area is removed and the contact area is doped to a second conductivity type. Finally conductors are positioned to provide the desired electrical connections. In a first alternate embodi- ment the masking medium is a sandwich of different material layers and in a second alternate embodiment the masking medium is a sandwich of three different layers. The method produces devices with improved frequency response and more economical utilization of the semiconductor surface area by reducing critical mask alignments.
348576
Kirby Eades Gale Baker
Teletype Corporation
LandOfFree
Self-alignment method of depositing semiconductor metallization does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Self-alignment method of depositing semiconductor metallization, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-alignment method of depositing semiconductor metallization will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-460276