G - Physics – 06 – F
Patent
G - Physics
06
F
G06F 13/26 (2006.01) G06F 9/48 (2006.01) G06F 15/16 (2006.01)
Patent
CA 2068796
P09-91-035 CPU EXPANSIVE GRADATION OF I/O INTERRUPTION SUBCLASS RECOGNITION ABSTRACT OF THE DISCLOSURE A CPU interface recognizing a large very number of I/O interruption queues in a logically partitioned data processing system. Different partitions may contain different guest operating systems. The CPU interface controls how plural CPUs respond to I/O interruptions put on numerous hardware-controlled queues. A host hypervisor program dispatches the guest operating systems. The guests use the I/O interruptions in controlling the dispatching of their programs on the CPUs in a system. The invention allows the number of guest partitions in the system to exceed the number of I/O interruption subclasses (ISCs) architected in the system, and enables the dispatching controls of each guest operating system to be sensitive to different priorities for plural programs operating under a respective guest. The invention provides CPU controls that support alerting the host to enabled I/O interruptions, and provides CPU controlled pass-through for enabling direct guest handling of the guests I/O interruptions.
Chou Norman C.
Gum Peter H.
Hough Roger E.
Kim Moon J.
Mazurowski James C.
Barrett B.p.
International Business Machines Corporation
LandOfFree
Cpu expansive gradation of i/o interruption subclasses does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Cpu expansive gradation of i/o interruption subclasses, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Cpu expansive gradation of i/o interruption subclasses will most certainly appreciate the feedback.
Profile ID: LFCA-PAI-O-1373909